Placement of thermal vias in 3-D ICs using various thermal objectives

Brent Goplen, Sachin S. Sapatnekar

Research output: Contribution to journalArticlepeer-review

130 Scopus citations

Abstract

As thermal problems become more evident, new physical design paradigms and tools are needed to alleviate them. Incorporating thermal vias into integrated circuits (ICs) is a promising way of mitigating thermal issues by lowering the effective-thermal resistance of the chip. However, thermal vias take up valuable routing space, and therefore, algorithms are needed to minimize their usage while placing them in areas where they would make the greatest impact. With the developing technology of three-dimensional integrated circuits (3-D ICs), thermal problems are expected to be more prominent, and thermal vias can have a larger impact on them than in traditional two-dimensional integrated circuits (2-D ICs). In this paper, thermal vias are assigned to specific areas of a 3-D 1C and used to adjust their effective-thermal conductivities. The method, which uses finite-element analysis (FEA) to calculate temperatures quickly during each iteration, makes iterative adjustments to these thermal conductivities in order to achieve a desired thermal objective and is general enough to handle a number of different thermal objectives such as achieving a desired maximum operating temperature. With this method, 49% fewer thermal vias are needed to obtain a 47% reduction in the maximum temperatures, and 57% fewer thermal vias are needed to obtain a 68% reduction in the maximum thermal gradients than would be needed using a uniform distribution of thermal vias to obtain these same thermal improvements. Similar results were seen for other thermal objectives, and the method efficiently achieves its thermal objective while minimizing the thermal-via utilization.

Original languageEnglish (US)
Pages (from-to)692-708
Number of pages17
JournalIEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems
Volume25
Issue number4
DOIs
StatePublished - Apr 2006

Bibliographical note

Funding Information:
Manuscript received June 23, 2005; revised September 24, 2005. This work was supported in part by the Semiconductor Research Corporation (SRC) under a fellowship and by the Defense Advanced Research Projects Agency (DARPA) under Grant N66001-04-1-8909. This paper was recommended by Associate Editor L. Scheffer.

Keywords

  • Algorithms
  • Design
  • Design aids
  • Experimentation
  • Finite-element analysis (FEA)
  • Integrated circuits (ICs)
  • Performance
  • Placement
  • Routing
  • Temperature
  • Thermal gradient
  • Thermal optimization
  • Thermal via
  • Three-dimensional integrated circuit (3-D IC)

Fingerprint

Dive into the research topics of 'Placement of thermal vias in 3-D ICs using various thermal objectives'. Together they form a unique fingerprint.

Cite this