@inproceedings{17fb01736baa40d1b9f6839369d7ba65,
title = "Modeling and minimization of PMOS NBTI effect for robust nanometer design",
abstract = "Negative bias temperature instability (NBTI) has become the dominant reliability concern for nanoscale PMOS transistors. In this paper, a predictive model is developed for the degradation of NBTI in both static and dynamic operations. Model scalability and generality are comprehensively verified with experimental data over a wide range of process and bias conditions. By implementing the new model into SPICE for an industrial 90nm technology, key insights are obtained for the development of robust design solutions: (1) the most effective techniques to mitigate the NBTI degradation are VDD tuning, PMOS sizing, and reducing the duty cycle; (2) an optimal VDD exists to minimize the degradation of circuit performance; (3) tuning gate length or the switching frequency has little impact on the NBTI effect; (4) a new switching scenario is identified for worst case timing analysis during NBTI stress.",
keywords = "NBTI, Performance degradation, Reliability, Temperature, Threshold voltage, Variability",
author = "Rakesh Vattikonda and Wenping Wang and Yu Cao",
year = "2006",
doi = "10.1145/1146909.1147172",
language = "English (US)",
isbn = "1595933816",
series = "Proceedings - Design Automation Conference",
publisher = "Institute of Electrical and Electronics Engineers Inc.",
pages = "1047--1052",
booktitle = "2006 43rd ACM/IEEE Design Automation Conference, DAC'06",
note = "43rd Annual Design Automation Conference, DAC 2006 ; Conference date: 24-07-2006 Through 28-07-2006",
}