A Fast and Retargetable Framework for Logic-IP-Internal Electromigration Assessment Comprehending Advanced Waveform Effects

Palkesh Jain, Jordi Cortadella, Sachin S. Sapatnekar

Research output: Contribution to journalArticlepeer-review

9 Scopus citations

Abstract

A new methodology for system-on-chip-level logic-IP-internal electromigration verification is presented in this paper, which significantly improves accuracy by comprehending the impact of the parasitic RC loading and voltage-dependent pin capacitance in the library model. It additionally provides an on-the-fly retargeting capability for reliability constraints by allowing arbitrary specifications of lifetimes, temperatures, voltages, and failure rates, as well as interoperability of the IPs across foundries. The characterization part of the methodology is expedited through the intelligent IP-response modeling. The ultimate benefit of the proposed approach is demonstrated on a 28-nm design by providing an on-the-fly specification of retargeted reliability constraints. The results show a high correlation with SPICE and were obtained with an order of magnitude reduction in the verification runtime.

Original languageEnglish (US)
Article number7374743
Pages (from-to)2345-2358
Number of pages14
JournalIEEE Transactions on Very Large Scale Integration (VLSI) Systems
Volume24
Issue number6
DOIs
StatePublished - Jun 2016

Bibliographical note

Publisher Copyright:
© 2016 IEEE.

Keywords

  • Electromigration (EM)
  • pin capacitance
  • reliability
  • retargeting
  • signal probability

Fingerprint

Dive into the research topics of 'A Fast and Retargetable Framework for Logic-IP-Internal Electromigration Assessment Comprehending Advanced Waveform Effects'. Together they form a unique fingerprint.

Cite this